Paper / Subject Code: 32122 / Computer Organization & Architecture Nov'2023 (R-2019) "C Scheme" Marks: 80

Time: 3 Hours

TE

N.B.: (1) Question No. 1 is Compulsory.

- (2) Attempt any three questions out of the remaining five.
- (3) Each question carries 20 marks and sub-question carry equal marks.
- (4) Assume suitable data if required.

Attempt any FOUR 1.

(20)

- Define Preemptive and non preemptive scheduling. a)
- b) Compare Deadlock avoidance and deadlock prevention.
- Define terms Speedup, Efficiency, Throughput related to pipeline c)
- Why is there a need for communication between two processes? Also write d) technique to implement IPC.
- Draw and explain a typical Instruction Cycle in a processor. e)
- (a) Explain Flynn's Classification in details. 2

(10)

(b) Explain Pre-emptive scheduling. And Find out Average waiting Time (AWT) (10)and Average Turn around Time (TAT) for the following.

| Jobs |      |          | Burst Time |   |     | Arrival Time |              |  |
|------|------|----------|------------|---|-----|--------------|--------------|--|
|      | J1 🔨 |          | 7          | 4 | 200 |              | 0            |  |
| 3    | J2   | . ( \    | ,x,^^,     | 1 | ,   | . V.,        | 701 <b>1</b> |  |
| ò.,  | _J3  |          | Q'T'       | 2 | 79  | \$           | 2            |  |
| ř.   | J4   | <u> </u> | . P. of    | 1 |     | - A.         | 3            |  |

(a) Explain FIFO page replacement algorithm. Find out Miss Ratio, Hit ratio for the Following string using FIFO method.

(Consider page frame size = 3)

(b) Explain various pipeline hazards. Explain the performance metrics for instruction Pipelines.

## Paper / Subject Code: 32122 / Computer Organization & Architecture

 (a) Explain FCFS scheduling. For the given FCFS scheduling, calculate the average waiting time and average turnaround time.

| Process Id | Arrival Time | Burst Time |  |  |
|------------|--------------|------------|--|--|
| P1         | 0            | 8          |  |  |
| P2         | 1            | 4          |  |  |
| P3         | 2            | 9          |  |  |
| P4         | 3            | 5          |  |  |

(b) Describe the register organization within the CPU

(10)

5. (a) Explain Multi core Architecture in details.

(10

- (b) Explain in detail Hardwired control unit. Discuss any one method to implement it. (10)
- 6. Write a short note on

(20)

- a) Cluster
- b) Superscalar Architecture
- c) File Organization and Access
- d) Virtual Memory

\*\*\*\*\*\*